## Soccer Penalty game EE-3921 011 Digital System Design Final Project

Ziwei Chen and Zhaoming Qin

#### **Problem and Proposed Solution:**

The penalty game in soccer is always limited by its' large field requirement, and the weather conditions. To eliminate all these specific requirements, a video game was developed using DE1 board and a VGA display.

Instead of two teams required in the traditional penalty, this game requires only two people to play as two teams. One as the goal keeper and another as the penalty taker. Each use three of the push buttons on DE1 board to make decision of which direction to go - middle, left or right. After both made the decision, animation will be played on the VGA display to show the penalty – just like what happened in the real game. The result will be shown for either goal or not by the animation.

# **Preliminary Description of Hardware/Software Components Description:**

This project requires a DE1 board and a VGA monitor, since a DE1 board offers 4 push buttons and only 3 required for each player, an external keyboard is not required. The software part will be written in C using *Nois II Software Built Tool for Eclipse*. A customized CPU will be created by using *Quartus* built-in *Qsys* software.

#### **Block Diagram:**

The following diagram shows the hardware setup for the system.



Figure 1: Hardware System Setup

#### **Flowchart:**

The flowchart for the C program was shown in the following diagram:



Figure 2: Flowchart for C Program

#### Preliminary workload and assignments:

The project can be divide into multiple assignments. The assignments were shown in the following table.

| Task Number | Task Name                                            |  |  |  |  |
|-------------|------------------------------------------------------|--|--|--|--|
| 1           | Costume CPU Implication Using Qsys                   |  |  |  |  |
| 2           | System Level I/O Interfacing Using Block Diagram     |  |  |  |  |
| 3           | C Program Development Using Eclips (Game logic)      |  |  |  |  |
| 4           | System Level verification and debugging (VGA output) |  |  |  |  |
| 5           | System Level verification and debugging              |  |  |  |  |
| 6           | Final Project Demo                                   |  |  |  |  |

Table 1: Preliminary Assignments

### **Preliminary Schedule:**

The following diagram shows the preliminary schedule for this project.

| 10/12/2016 - 11/2/2016 |            |                                                                                                                  |          |        |                                                                                                      |        |  |  |
|------------------------|------------|------------------------------------------------------------------------------------------------------------------|----------|--------|------------------------------------------------------------------------------------------------------|--------|--|--|
| Monday                 | Tuesday    | Wednesday                                                                                                        | Thursday | Friday | Saturday                                                                                             | Sunday |  |  |
| October 10             | 11         | 12                                                                                                               | 13       | 14     | 15                                                                                                   | 16     |  |  |
|                        |            | Start CPU Implication<br>Using Qsys                                                                              |          |        | Finish CPU Implication<br>Using Qsys<br>Start System Level I/O<br>Interfacing Using<br>Block Diagram |        |  |  |
| 17                     | 18         | 19                                                                                                               | 20       | 21     | 22                                                                                                   | 23     |  |  |
|                        |            | Finish System Level I/<br>O Interfacing Using<br>Block Diagram<br>Start C Program<br>Development (Game<br>Logic) |          |        | Finish C Program Development (Game Logic)  Start C Program Development (VGA Output)                  |        |  |  |
| 24                     | 25         | 26                                                                                                               | 27       | 28     | 29                                                                                                   | 30     |  |  |
|                        |            |                                                                                                                  |          |        | Finish C Program Development (VGA Output)  Start System Level verification and debugging             |        |  |  |
| 31                     | November 1 | 2                                                                                                                | 3        | 4      | 5                                                                                                    | 6      |  |  |
|                        |            | Finish System Level<br>verification and<br>debugging<br>Final Project Demo                                       |          |        |                                                                                                      |        |  |  |

Figure 3: Project Preliminary Schedule